NXP Semiconductors /LPC11Cxx /SYSCON /SYSAHBCLKCTRL

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SYSAHBCLKCTRL

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RESERVED)SYS 0 (DISABLE)ROM 0 (DISABLE)RAM 0 (DISABLED)FLASHREG 0 (DISABLED)FLASHARRAY 0 (DISABLE)I2C 0 (DISABLE)GPIO 0 (DISABLE)CT16B0 0 (DISABLE)CT16B1 0 (DISABLE)CT32B0 0 (DISABLE)CT32B1 0 (DISABLE)SSP0 0 (DISABLE)UART 0 (DISABLE)ADC 0 (RESERVED)RESERVED 0 (DISABLE)WDT 0 (DISABLE)IOCON 0 (DISABLE)CAN 0 (DISABLE)SSP1 0 (RESERVED)RESERVED

SSP0=DISABLE, CT16B1=DISABLE, I2C=DISABLE, CAN=DISABLE, FLASHREG=DISABLED, ADC=DISABLE, UART=DISABLE, CT32B0=DISABLE, SSP1=DISABLE, RAM=DISABLE, CT16B0=DISABLE, GPIO=DISABLE, FLASHARRAY=DISABLED, WDT=DISABLE, SYS=RESERVED, IOCON=DISABLE, ROM=DISABLE, CT32B1=DISABLE

Description

System AHB clock control

Fields

SYS

Enables clock for AHB to APB bridge, to the AHB matrix, to the Cortex-M0 FCLK and HCLK, to the SysCon, and to the PMU. This bit is read only.

0 (RESERVED): Reserved

1 (ENABLE): Enable

ROM

Enables clock for ROM.

0 (DISABLE): Disable

1 (ENABLE): Enable

RAM

Enables clock for RAM.

0 (DISABLE): Disable

1 (ENABLE): Enable

FLASHREG

Enables clock for flash register interface.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

FLASHARRAY

Enables clock for flash array access.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

I2C

Enables clock for I2C.

0 (DISABLE): Disable

1 (ENABLE): Enable

GPIO

Enables clock for GPIO.

0 (DISABLE): Disable

1 (ENABLE): Enable

CT16B0

Enables clock for 16-bit counter/timer 0.

0 (DISABLE): Disable

1 (ENABLE): Enable

CT16B1

Enables clock for 16-bit counter/timer 1.

0 (DISABLE): Disable

1 (ENABLE): Enable

CT32B0

Enables clock for 32-bit counter/timer 0.

0 (DISABLE): Disable

1 (ENABLE): Enable

CT32B1

Enables clock for 32-bit counter/timer 1.

0 (DISABLE): Disable

1 (ENABLE): Enable

SSP0

Enables clock for SPI0.

0 (DISABLE): Disable

1 (ENABLE): Enable

UART

Enables clock for UART. See Section 3.1 for part specific details.

0 (DISABLE): Disable

1 (ENABLE): Enable

ADC

Enables clock for ADC.

0 (DISABLE): Disable

1 (ENABLE): Enable

RESERVED

Reserved

WDT

Enables clock for WDT.

0 (DISABLE): Disable

1 (ENABLE): Enable

IOCON

Enables clock for I/O configuration block.

0 (DISABLE): Disable

1 (ENABLE): Enable

CAN

Enables clock for C_CAN. See Section 3.1 for part specific details.

0 (DISABLE): Disable

1 (ENABLE): Enable

SSP1

Enables clock for SPI1.

0 (DISABLE): Disable

1 (ENABLE): Enable

RESERVED

Reserved

Links

()